



Order

Now



20

Support & Reference Community Design



### OPA187, OPA2187, OPA4187

SBOS807A - DECEMBER 2016 - REVISED JULY 2017

# OPAx187 0.005-µV/°C Drift, Low Power, Rail-to-Rail Output 36-V Operational Amplifiers Zero-Drift Series

### 1 Features

- Low Offset Voltage: 10 μV (maximum)
- Zero Drift:  $0.005 \,\mu\text{V/°C}$
- Low Noise: 20 nV/√Hz
- PSRR: 160 dB
- CMRR: 140 dB
- AOL: 160 dB
- Quiescent Current: 100 µA
- Wide Supply Voltage: ±2.25 V to ±18 V
- Rail-to-Rail Output Operation
- Input Includes Negative Rail
- Low Bias Current: 100 pA (typical)
- EMI Filtered Inputs
- Microsize Packages

### 2 Applications

- Bridge Amplifier
- Strain Gauge
- Test and Measurement Equipment
- Transducer Application
- Temperature Measurement
- Electronic Scales
- Medical Instrumentation
- RTD Amplifier
- Precision Active Filters
- Low-Side Current Monitoring

### 3 Description

The OPAx187 series operational amplifiers use autozeroing techniques to simultaneously provide lowoffset voltage (1  $\mu$ V), and near zero drift over time and temperature. These miniature, high-precision, low-quiescent current amplifiers offer high-input impedance and rail-to-rail output swing within 5 mV of the rails into high-impedance loads. The input common-mode range includes the negative rail. Either single or dual supplies can be used in the range of 4.5 V to 36 V (±2.25 V to ±18 V).

The single version of the OPAx187 device is available in Microsize 8-pin VSSOP, 5-pin SOT-23, and 8-pin SOIC packages. The dual version is offered in 8-pin VSSOP and 8-pin SOIC packages. The quad version is offered in 14-pin SOIC, 14-pin TSSOP, and 16-pin WQFN packages. All versions are specified for operation from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

. (1)

| Device Information <sup>(1)</sup> |            |                   |  |  |  |
|-----------------------------------|------------|-------------------|--|--|--|
| PART NUMBER                       | PACKAGE    | BODY SIZE (NOM)   |  |  |  |
|                                   | SOIC (8)   | 4.90 mm × 3.91 mm |  |  |  |
| OPA187                            | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |
|                                   | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |
| OPA2187                           | SOIC (8)   | 4.90 mm × 3.91 mm |  |  |  |
| UPA2107                           | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |
|                                   | SOIC (14)  | 8.70 mm × 3.90 mm |  |  |  |
| OPA4187                           | TSSOP (14) | 5.00 mm × 4.40 mm |  |  |  |
|                                   | WQFN (16)  | 4.00 mm x 4.00 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **OPAx187 Offers Precision Low-Side Current Measurement Capability**



Copyright © 2017, Texas Instruments Incorporated



# Table of Contents

| 1 | Feat | tures 1                                              |
|---|------|------------------------------------------------------|
| 2 | Арр  | lications 1                                          |
| 3 | Des  | cription 1                                           |
| 4 | Rev  | ision History 2                                      |
| 5 | Pin  | Configuration and Functions 3                        |
| 6 | Spe  | cifications5                                         |
|   | 6.1  | Absolute Maximum Ratings 5                           |
|   | 6.2  | ESD Ratings 5                                        |
|   | 6.3  | Recommended Operating Conditions5                    |
|   | 6.4  | Thermal Information: OPA187 6                        |
|   | 6.5  | Thermal Information: OPA2187 6                       |
|   | 6.6  | Thermal Information: OPA4187 6                       |
|   | 6.7  | Electrical Characteristics: High-Voltage Operation 7 |
|   | 6.8  | Electrical Characteristics: Low-Voltage Operation 8  |
|   | 6.9  | Typical Characteristics 9                            |
| 7 | Deta | ailed Description 16                                 |
|   | 7.1  | Overview 16                                          |
|   | 7.2  | Functional Block Diagram 16                          |
|   | 7.3  | Feature Description 17                               |
|   |      |                                                      |

|    | 7.4  | Device Functional Modes                         | 20 |
|----|------|-------------------------------------------------|----|
| 8  |      | ication and Implementation                      |    |
| Ū  |      | Application Information                         |    |
|    |      | Typical Applications                            |    |
| 9  |      | er Supply Recommendations                       |    |
| 10 |      | out                                             |    |
| -  | 10.1 |                                                 |    |
|    | 10.2 | Layout Example                                  |    |
| 11 |      | ce and Documentation Support                    |    |
|    | 11.1 |                                                 |    |
|    | 11.2 |                                                 |    |
|    | 11.3 | Related Links                                   | 28 |
|    | 11.4 | Receiving Notification of Documentation Updates | 28 |
|    | 11.5 | Community Resources                             | 28 |
|    | 11.6 | Trademarks                                      | 28 |
|    | 11.7 | Electrostatic Discharge Caution                 | 28 |
|    | 11.8 | Glossary                                        |    |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    |      | mation                                          | 28 |
|    |      |                                                 |    |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Original (December 2016) to Revision A                     | Page |
|---|------------------------------------------------------------------------|------|
| • | Deleted VSON package option from the Description                       | 1    |
| • | Deleted VSON package option from the Device Information table          | 1    |
| • | Added WQFN package option to the Device Information table              | 1    |
| • | Deleted OPA187 DRG package option from Pin Configuration and Functions |      |
| • | Added WQFN package to Pin Configuration and Functions                  |      |
| • | Added thermal information for OPA187                                   |      |
| • | Added thermal information for OPA2187                                  |      |
| • | Added thermal information for OPA4187                                  |      |

ISTRUMENTS

XAS



## 5 Pin Configuration and Functions





(1) NC denotes no internal connection.

#### **Pin Functions: OPA187**

| PIN  |     | 1/0       | DESCRIPTION |                                      |  |
|------|-----|-----------|-------------|--------------------------------------|--|
| NAME | DBV | D and DGK | I/O         | DESCRIPTION                          |  |
| +IN  | 3   | 3         | I           | Non-inverting input                  |  |
| –IN  | 4   | 2         | Ι           | Inverting input                      |  |
| NC   | _   | 1, 5, 8   | —           | No connection (can be left floating) |  |
| OUT  | 1   | 6         | 0           | Output signal                        |  |
| V+   | 5   | 7         |             | Positive (highest) supply voltage    |  |
| V–   | 2   | 4         | _           | Negative (lowest) supply voltage     |  |

#### OPA2187: D and DGK Packages 8-Pin SOIC and 8-Pin VSSOP Top View



#### Pin Functions: OPA2187

| PIN   |           | I/O | DESCRIPTION                      |  |
|-------|-----------|-----|----------------------------------|--|
| NAME  | D and DGK | 1/0 | DESCRIPTION                      |  |
| +IN A | 3         | I   | Non-inverting input, channel A   |  |
| –IN A | 2         | Ι   | Inverting input, channel A       |  |
| +IN B | 5         | Ι   | -inverting input, channel B      |  |
| –IN B | 6         | Ι   | verting input, channel B         |  |
| OUT A | 1         | 0   | Dutput, channel A                |  |
| OUT B | 7         | 0   | Output, channel B                |  |
| V+    | 8         | —   | psitive (highest) supply voltage |  |
| V–    | 4         | —   | Negative (lowest) supply voltage |  |

Copyright © 2016–2017, Texas Instruments Incorporated







#### Pin Functions: OPA4187

| PIN   |          | 1/0    | DESCRIPTION |                                               |  |
|-------|----------|--------|-------------|-----------------------------------------------|--|
| NAME  | D and PW | RUM    | I/O         | DESCRIPTION                                   |  |
| +IN A | 3        | 2      | I           | Non-inverting input, channel A                |  |
| –IN A | 2        | 1      | I           | Inverting input, channel A                    |  |
| +IN B | 5        | 4      | I           | Non-inverting input, channel B                |  |
| –IN B | 6        | 5      | I           | Inverting input, channel B                    |  |
| +IN C | 10       | 9      | I           | Non-inverting input, channel C                |  |
| –IN C | 9        | 8      | I           | Inverting input, channel C                    |  |
| +IN D | 12       | 11     | I           | Non-inverting input, channel D                |  |
| –IN D | 13       | 12     | I           | Inverting input, channel D                    |  |
| OUT A | 1        | 15     | 0           | Output, channel A                             |  |
| OUT B | 7        | 6      | 0           | Output, channel B                             |  |
| OUT C | 8        | 7      | 0           | Output, channel C                             |  |
| OUT D | 14       | 14     | 0           | Output, channel D                             |  |
| V+    | 4        | 3      | _           | Positive (highest) supply voltage             |  |
| V–    | 11       | 10     | _           | Negative (lowest) supply voltage              |  |
| NC    | _        | 13, 16 | _           | No internal connection (can be left floating) |  |

4

Copyright © 2016-2017, Texas Instruments Incorporated



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                     |                             | MIN                   | MAX                        | UNIT |
|-------------|-------------------------------------|-----------------------------|-----------------------|----------------------------|------|
|             | Supply, $V_S = (V^+) - (V^+)$       | (~)                         |                       | 40                         |      |
| Valtaga     | Cignal input pin <sup>(2)</sup>     | Common-mode                 | (V <sup>−</sup> ) – 0 | .5 (V <sup>+</sup> ) + 0.5 | N    |
| Voltage     | Signal input pin <sup>(2)</sup>     | Differential <sup>(3)</sup> |                       | ±0.5                       | V    |
|             | Signal output pin <sup>(4)</sup>    |                             | (V <sup>−</sup> ) – 0 | .5 (V <sup>+</sup> ) + 0.5 |      |
|             | Signal input pin <sup>(2)</sup>     |                             | -10                   | 10                         | mA   |
| Current     | Signal output pin <sup>(4)</sup>    |                             | -55                   | 55                         | mA   |
|             | Output short-circuit <sup>(5)</sup> |                             | C                     | ontinuous                  |      |
|             | Operating, T <sub>A</sub>           |                             | -55                   | 150                        |      |
| Temperature | Junction, T <sub>J</sub>            |                             |                       | 150                        | °C   |
|             | Storage, T <sub>stg</sub>           |                             | -65                   | 150                        |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to ±10 mA or less.

(3) Refer to the *Electrical Overstress* section for more information.

(4) Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.5 V beyond the supply rails should be current limited to ±55 mA or less.

(5) Short-circuit to ground, one amplifier per package.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                       | MIN         | NOM MAX  | UNIT |
|-----------------|-----------------------|-------------|----------|------|
| $(V^+) - (V^-)$ | Supply voltage        | 4.5 (±2.25) | 36 (±18) | V    |
| T <sub>A</sub>  | Specified temperature | -40         | 125      | °C   |

### OPA187, OPA2187, OPA4187

SBOS807A-DECEMBER 2016-REVISED JULY 2017

STRUMENTS

XAS

### 6.4 Thermal Information: OPA187

|                       |                                              |              | OPA187         |          |      |  |
|-----------------------|----------------------------------------------|--------------|----------------|----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | 5 PINS       | 8 P            | INS      | UNIT |  |
|                       |                                              | DBV (SOT-23) | DGK<br>(VSSOP) | D (SOIC) | UNIT |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 273.8        | 159            | 100.1    | °C/W |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 126.8        | 37             | 42.4     | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 85.9         | 49             | 41.0     | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 10.9         | 1.2            | 4.8      | °C/W |  |
| Ψјв                   | Junction-to-board characterization parameter | 84.9         | 77.1           | 40.3     | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a          | n/a            | n/a      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Thermal Information: OPA2187

|                       |                                              | OPA2        | OPA2187<br>8 PINS |      |  |
|-----------------------|----------------------------------------------|-------------|-------------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | 8 Pli       |                   |      |  |
|                       |                                              | DGK (VSSOP) | D (SOIC)          |      |  |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 159         | 100.1             | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 37          | 42.4              | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 49          | 41.0              | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 1.2         | 4.8               | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 77.1        | 40.3              | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a         | n/a               | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.6 Thermal Information: OPA4187

|                       | THERMAL METRIC <sup>(1)</sup>                | 14 F | PINS  | 16 PINS  | UNIT          |      |
|-----------------------|----------------------------------------------|------|-------|----------|---------------|------|
|                       |                                              |      |       | D (SOIC) | RUM<br>(WQFN) |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       |      | 107.8 | 83.8     | 35.3          | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    |      | 29.6  | 70.7     | 32.7          | °C/W |
| $R_{\thetaJB}$        | Junction-to-board thermal resistance         |      | 52.6  | 59.5     | 12.9          | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   |      | 1.5   | 11.6     | 0.3           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter |      | 51.6  | 37.7     | 12.9          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |      | n/a   | n/a      | 3.3           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.7 Electrical Characteristics: High-Voltage Operation

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±4 V to ±18 V (V<sub>S</sub> = 8 V to 36 V), R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub> / 2<sup>(1)</sup>, and V<sub>CM</sub> = V<sub>OUT</sub> = V<sub>S</sub> / 2<sup>(1)</sup> (unless otherwise noted)

|                   | PARAMETER                      | र             | CONDITIONS                                                                                                                                                  | MIN        | TYP           | MAX           | UNIT                          |
|-------------------|--------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|---------------|-------------------------------|
| OFFSET V          | OLTAGE                         |               |                                                                                                                                                             |            |               |               |                               |
| Vos               | Input offset voltage           |               |                                                                                                                                                             |            | ±1            | ±10           | μV                            |
| •05               | input oncot voltage            |               | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                              |            | ±0.005        | ±0.05         | μV/°C                         |
| PSRR              | Power-supply rejection ratio   |               | $V_{S} = 4.5 V$ to 36 V, $T_{A} = -40^{\circ}C$ to +125°C                                                                                                   |            | ±0.01         | ±1            | μV/V                          |
| INPUT BIA         | S CURRENT                      |               |                                                                                                                                                             |            |               |               |                               |
| Ŀ                 | Input bias current             |               | $V_{CM} = V_S / 2$                                                                                                                                          |            | ±100          | ±350          | pА                            |
| IB                | input bias current             |               | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                              |            |               | ±5            | nA                            |
| l <sub>os</sub>   | Input offset current           |               |                                                                                                                                                             |            | ±100          | ±500          | рА                            |
| 'OS               | Input offset current           |               | $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                                                                                     |            |               | ±5            | nA                            |
| NOISE             |                                |               |                                                                                                                                                             |            |               |               |                               |
| e <sub>n</sub>    | Input voltage noise            |               | f = 0.1 Hz to 10 Hz                                                                                                                                         |            | 0.4           |               | $\mu V_{PP}$                  |
| <b>C</b> n        | input voltage holse            |               | f = 0.1 Hz to 10 Hz                                                                                                                                         |            | 60            |               | nVrms                         |
|                   | Input voltage noise o          | lensity       | f = 1 kHz                                                                                                                                                   |            | 20            |               | nV/√Hz                        |
| i <sub>n</sub>    | Input current noise d          | lensity       | f = 1 kHz                                                                                                                                                   |            | 160           |               | fA/√Hz                        |
|                   | LTAGE RANGE                    |               |                                                                                                                                                             |            |               |               |                               |
| V <sub>CM</sub>   | Common-mode volta              | ige range     |                                                                                                                                                             | (V–) – 0.1 |               | (V+) – 2      | V                             |
| CMRR              | Common modo roior              | tion ratio    | $(V-) - 0.1 V < V_{CM} < (V+) - 2 V, V_S = \pm 18 V$                                                                                                        | 126        | 140           |               | dB                            |
| CIVILLE           | RR Common-mode rejection ratio |               | $(V-) < V_{CM} < (V+) - 2 V, V_S = \pm 18 V,$<br>$T_A = -40^{\circ}C$ to +125°C                                                                             | 130 145    |               |               | dB                            |
| INPUT IMP         | PEDANCE                        |               |                                                                                                                                                             |            |               |               |                               |
| Z <sub>ID</sub>   | Differential                   |               |                                                                                                                                                             |            | 100    6      |               | $M\Omega \parallel pF$        |
| Z <sub>IC</sub>   | Common-mode                    |               |                                                                                                                                                             |            | 6    4.2      |               | $10^{12} \Omega \parallel pF$ |
| OPEN-LOO          | OP GAIN                        |               | L                                                                                                                                                           |            |               | 4             |                               |
| A <sub>OL</sub>   | Open-loop voltage g            | ain           | $\begin{array}{l} T_{A}=-40^{\circ}C\ to\ +125^{\circ}C,\ V_{S}=\pm4\ V\ to\ \pm18\\ V,\ (V-)+0.3\ V< V_{O}<(V+)-0.3\ V,\ R_{L}=\\ 10\ k\Omega \end{array}$ | 132        | 160           |               | dB                            |
| FREQUEN           | CY RESPONSE                    |               | + +                                                                                                                                                         |            |               |               |                               |
| GBW               | Gain-bandwidth proc            | luct          |                                                                                                                                                             |            | 550           |               | kHz                           |
| SR                | Slew rate                      |               | V <sub>O</sub> = 10-V step, G = 1                                                                                                                           |            | 0.2           |               | V/µs                          |
|                   |                                | 0.1%          | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                                                                    |            | 46            |               | μS                            |
| t <sub>S</sub>    | Settling time                  | 0.01%         | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                                                                    |            | 48            |               | μS                            |
| t <sub>OR</sub>   | Overload recovery ti           | me            | $V_{IN} \times G = V_S$                                                                                                                                     |            | 8             |               | μS                            |
| THD+N             | Total harmonic disto           | rtion + noise | 1 kHz, G = 1, V <sub>OUT</sub> = 3.5 V <sub>RMS</sub> , No Load                                                                                             |            | 0.035%        |               |                               |
| OUTPUT            |                                |               |                                                                                                                                                             |            |               |               |                               |
|                   |                                |               | $V_{S} = \pm 4$ V to $\pm 18$ V, No Load                                                                                                                    |            | 5             | 15            |                               |
|                   |                                | from roll     | $V_{\rm S} = \pm 4$ V to $\pm 18$ V, R <sub>L</sub> = 10 kΩ                                                                                                 |            | 75            | 100           |                               |
|                   | Voltage output swing from rail |               | $V_{\rm S} = \pm 4$ V to ±18 V, R <sub>L</sub> = 10 kΩ,<br>T <sub>A</sub> = -40°C to +125°C                                                                 | 100 125    |               | mV            |                               |
|                   |                                |               | $V_{\rm S} = \pm 18$ V, Sinking                                                                                                                             |            | -30           |               | mA                            |
| I <sub>SC</sub>   | Short-circuit current          |               | $V_{\rm S} = \pm 18$ V, Sourcing                                                                                                                            |            | +30           |               | mA                            |
| Ro                | Open-loop output res           | sistance      | $f = 550 \text{ kHz}, I_0 = 0, \text{ See Figure 21}$                                                                                                       |            | 1.4           |               | kΩ                            |
| C <sub>LOAD</sub> | Capacitive load drive          |               |                                                                                                                                                             | S          | ee Typical Ch | aracteristics |                               |
| POWER SI          | •                              |               | I                                                                                                                                                           |            | ,,            |               |                               |
|                   |                                |               | $V_{S} = \pm 4 \text{ V to } V_{S} = \pm 18 \text{ V}$                                                                                                      |            | 100           | 145           | μA                            |
| lq                | Quiescent current (p           | er amplifier) | $I_0 = 0 \text{ mA}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                            |            | 100           | 1.15          | μι                            |

(1)  $V_S / 2 = midsupply.$ 



### 6.8 Electrical Characteristics: Low-Voltage Operation

at  $T_A = +25$ °C,  $V_S = \pm 2.25$  V to <  $\pm 4$  V ( $V_S = +4.5$  V to < 8 V),  $R_L = 10$  k $\Omega$  connected to  $V_S / 2^{(1)}$ , and  $V_{CM} = V_{OUT} = V_S / 2^{(1)}$  (unless otherwise noted)

|                                     | PARAMETER                                                                                             | CONDITIONS                                                                                                                                                                              | MIN        | TYP           | MAX            | UNIT                         |
|-------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|----------------|------------------------------|
| OFFSET V                            | OLTAGE                                                                                                |                                                                                                                                                                                         |            |               |                |                              |
| V <sub>OS</sub>                     | Input offset voltage                                                                                  |                                                                                                                                                                                         |            | ±1            | ±15            | μV                           |
| VOS                                 | input onset voltage                                                                                   | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                                                        |            | ±0.005        | ±0.05          | μV/°C                        |
| PSRR                                | Power-supply rejection ratio                                                                          | $V_{S} = 4.5 V \text{ to } 36 V,$<br>$T_{A} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                                     |            | ±0.01         | ±1             | μV/V                         |
| INPUT BIA                           | SCURRENT                                                                                              |                                                                                                                                                                                         |            |               |                |                              |
|                                     |                                                                                                       | $V_{CM} = V_S / 2$                                                                                                                                                                      |            | ±100          | ±350           | pА                           |
| I <sub>B</sub>                      | Input bias current                                                                                    | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                                                        |            |               | ±5             | nA                           |
|                                     |                                                                                                       |                                                                                                                                                                                         |            | ±100          | ±500           | pА                           |
| l <sub>os</sub>                     | Input offset current                                                                                  | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                                                        |            |               | ±5             | nA                           |
| NOISE                               |                                                                                                       |                                                                                                                                                                                         |            |               |                |                              |
|                                     |                                                                                                       | f = 0.1 Hz to 10 Hz                                                                                                                                                                     |            | 0.4           |                | μV <sub>PP</sub>             |
| e <sub>n</sub>                      | Input voltage noise                                                                                   | f = 0.1 Hz to 10 Hz                                                                                                                                                                     |            | 60            |                | nVrms                        |
|                                     | Input voltage noise density                                                                           | f = 1 kHz                                                                                                                                                                               |            | 20            |                | nV/√Hz                       |
| n                                   | Input current noise density                                                                           | f = 1 kHz                                                                                                                                                                               |            | 160           |                | fA/√Hz                       |
|                                     | LTAGE RANGE                                                                                           | I                                                                                                                                                                                       | 1          |               |                |                              |
| V <sub>CM</sub>                     | Common-mode voltage range                                                                             |                                                                                                                                                                                         | (V–) – 0.1 |               | (V+) – 2       | V                            |
|                                     |                                                                                                       | $(V-) - 0.1 V < V_{CM} < (V+) - 2 V, V_{S} = \pm 2.25 V$                                                                                                                                | 114        | 130           |                | dB                           |
| CMRR Common-mode rejection ratio    |                                                                                                       | $(V-) < V_{CM} < (V+) - 2 V, V_S = \pm 2.25 V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                            | 120        | 137           |                | dB                           |
| INPUT IMP                           | EDANCE                                                                                                |                                                                                                                                                                                         |            |               |                |                              |
| Z <sub>ID</sub>                     | Differential                                                                                          |                                                                                                                                                                                         |            | 100    6      |                | $M\Omega \parallel pF$       |
| Z <sub>IC</sub>                     | Common-mode                                                                                           |                                                                                                                                                                                         |            | 6    4.2      |                | $10^{12} \Omega \parallel p$ |
| OPEN-LOC                            | DP GAIN                                                                                               |                                                                                                                                                                                         |            |               |                |                              |
| A <sub>OL</sub>                     | Open-loop voltage gain                                                                                | $ \begin{array}{l} T_{A}=-40^{\circ}C \text{ to } +125^{\circ}C, \ V_{S}=\pm2.25 \ V \\ \text{to } \pm4 \ V, \ (V-)+0.3 \ V < V_{O} < (V+)-0.3 \\ V, \ R_{L}=10 \ k\Omega \end{array} $ | 120        | 140           |                | dB                           |
| FREQUEN                             | CY RESPONSE                                                                                           |                                                                                                                                                                                         | +          |               |                |                              |
| GBW                                 | Gain-bandwidth product                                                                                |                                                                                                                                                                                         |            | 550           |                | kHz                          |
| SR                                  | Slew rate                                                                                             | V <sub>O</sub> = 1-V step, G = 1                                                                                                                                                        |            | 0.2           |                | V/µs                         |
| OR                                  | Overload recovery time                                                                                | $V_{IN} \times G = V_S$                                                                                                                                                                 |            | 8             |                | μS                           |
| THD+N                               | Total harmonic distortion + noise                                                                     | 1 kHz, G = 1, $V_{OUT}$ = 1 Vrms, No Load                                                                                                                                               |            | 0.05%         |                |                              |
| OUTPUT                              |                                                                                                       |                                                                                                                                                                                         |            |               |                |                              |
|                                     |                                                                                                       | $V_{S} = \pm 2.25 \text{ V}$ to $\pm 4 \text{ V}$ , No Load                                                                                                                             |            | 5             | 15             |                              |
|                                     | Voltage output swing from rail                                                                        | $V_{S}$ = ±2.25 V to ±4 V, $R_{L}$ = 10 $k\Omega$                                                                                                                                       |            | 15            | 25             | mV                           |
|                                     | $V_S = \pm 2.25$ V to $\pm 4$ V, $R_L = 10$ k $\Omega$ , $T_A = -40^{\circ}$ C to $\pm 125^{\circ}$ C | 15 30                                                                                                                                                                                   |            | 30            |                |                              |
|                                     | Short-circuit current                                                                                 | $V_{S} = \pm 2.25$ , Sinking                                                                                                                                                            |            | -20           |                | mA                           |
| SC                                  |                                                                                                       | $V_{S} = \pm 2.25$ , Sourcing                                                                                                                                                           |            | +20           |                | mA                           |
| २ <sub>०</sub>                      | Open-loop output resistance                                                                           | $f = 550 \text{ kHz}, I_0 = 0$ , See Figure 21                                                                                                                                          |            | 1.4           |                | kΩ                           |
| C <sub>LOAD</sub>                   | Capacitive load drive                                                                                 |                                                                                                                                                                                         | S          | ee Typical Ch | naracteristics |                              |
| POWER S                             | UPPLY                                                                                                 |                                                                                                                                                                                         | 1          |               |                |                              |
|                                     | Quiescent current (per amplifier)                                                                     | $V_{S} = \pm 2.25$ V to $V_{S} = \pm 4$ V                                                                                                                                               |            | 100           | 145            | μΑ                           |
| Q Quiescent current (per amplifier) |                                                                                                       | $I_{O} = 0 \text{ mA}, T_{A} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                                                                                                    |            |               | 150            | μΑ                           |

(1)  $V_S / 2 = midsupply.$ 

8



### 6.9 Typical Characteristics

### Table 1. Typical Characteristic Graphs

| DESCRIPTION                                                           | FIGURE               |
|-----------------------------------------------------------------------|----------------------|
| Offset Voltage Production Distribution                                | Figure 1             |
| Offset Voltage Drift Distribution                                     | Figure 2             |
| Offset Voltage vs Temperature                                         | Figure 3             |
| Offset Voltage vs Common-Mode Voltage                                 | Figure 4             |
| Offset Voltage vs Power Supply                                        | Figure 5             |
| Open-Loop Gain and Phase vs Frequency                                 | Figure 6             |
| Closed-Loop Gain vs Frequency                                         | Figure 7             |
| I <sub>B</sub> vs Common-Mode Voltage                                 | Figure 8             |
| Input Bias Current vs Temperature                                     | Figure 9             |
| Output Voltage Swing vs Output Current                                | Figure 10            |
| CMRR and PSRR vs Frequency (Referred-to-Input)                        | Figure 11            |
| CMRR vs Temperature                                                   | Figure 12            |
| PSRR vs Temperature                                                   | Figure 13            |
| 0.1-Hz to 10-Hz Noise                                                 | Figure 14            |
| Input Voltage Noise Spectral Density vs Frequency                     | Figure 15            |
| THD+N Ratio vs Frequency                                              | Figure 16            |
| THD+N vs Output Amplitude                                             | Figure 17            |
| Quiescent Current vs Supply Voltage                                   | Figure 18            |
| Quiescent Current vs Temperature                                      | Figure 19            |
| Open-Loop Gain vs Temperature                                         | Figure 20            |
| Open-Loop Output Impedance vs Frequency                               | Figure 21            |
| Small-Signal Overshoot vs Capacitive Load (G = 1) (10-mV Output Step) | Figure 22            |
| No Phase Reversal                                                     | Figure 23            |
| Positive Overload Recovery                                            | Figure 24            |
| Negative Overload Recovery                                            | Figure 25            |
| Small-Signal Step Response (10 mV)                                    | Figure 26, Figure 27 |
| Large-Signal Step Response                                            | Figure 28, Figure 29 |
| Large-Signal Settling Time (10-V Positive Step)                       | Figure 30            |
| Large-Signal Settling Time (10-V Negative Step)                       | Figure 31            |
| Short-Circuit Current vs Temperature                                  | Figure 32            |
| Maximum Output Voltage vs Frequency                                   | Figure 33            |
| Crosstalk vs Frequency                                                | Figure 34            |
| EMIRR IN+ vs Frequency                                                | Figure 35            |

STRUMENTS

EXAS

### at V<sub>S</sub> = ±18 V, V<sub>CM</sub> = V<sub>S</sub> / 2, R<sub>LOAD</sub> = 10 k $\Omega$ connected to V<sub>S</sub> / 2, and C<sub>L</sub> = 100 pF (unless otherwise noted)







#### at V<sub>S</sub> = ±18 V, V<sub>CM</sub> = V<sub>S</sub> / 2, R<sub>LOAD</sub> = 10 k $\Omega$ connected to V<sub>S</sub> / 2, and C<sub>L</sub> = 100 pF (unless otherwise noted)

OPA187, OPA2187, OPA4187 SBOS807A – DECEMBER 2016 – REVISED JULY 2017 TEXAS INSTRUMENTS

www.ti.com





SBOS807A - DECEMBER 2016-REVISED JULY 2017



OPA187, OPA2187, OPA4187 SBOS807A - DECEMBER 2016 - REVISED JULY 2017 EXAS STRUMENTS

www.ti.com







TEXAS INSTRUMENTS

www.ti.com

### 7 Detailed Description

### 7.1 Overview

The OPAx187 operational amplifier combines precision offset and drift with excellent overall performance, making the device ideal for many precision applications. The precision offset drift of only 0.005  $\mu$ V/°C provides stability over the entire temperature range. In addition, this device offers excellent overall performance with high CMRR, PSRR, and A<sub>OL</sub>. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1- $\mu$ F capacitors are adequate.

The OPAx187 device is part of a family of zero-drift, low-power, rail-to-rail output operational amplifiers. These devices operate from 4.5 V to 36 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The zero-drift architecture provides ultra-low input offset voltage and near-zero input offset voltage drift over temperature and time. This choice of architecture also offers outstanding ac performance, such as ultra-low broadband noise and zero flicker noise.

### 7.2 Functional Block Diagram

Figure 36 shows a representation of the proprietary OPAx187 architecture. Functional blocks CHOP1 and CHOP2 operate such that the non-idealities of GM1 are cancelled while the input signal is left in-phase. The integrated notch filter of the OPAx187 family suppresses most of the auto-zero amplifier carrier.



Figure 36. Functional Block Diagram



#### 7.3 Feature Description

The OPAx187 is unity-gain stable and free from unexpected output phase reversal. This device uses a proprietary, periodic autocalibration technique to provide ultra-low input offset voltage and near zero input offset voltage drift over temp and temperature. For lowest offset voltage and precision performance, optimize circuit layout and mechanical conditions. Avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. Cancel these thermally-generated potentials by making sure they are equal on both input pins. Other layout and design considerations include:

Use low thermoelectric-coefficient conditions (avoid dissimilar metals).

Thermally isolate components from power supplies or other heat sources.

Shield operational amplifier and input circuitry from air currents, such as cooling fans.

Follow these guidelines to reduce the likelihood of junctions being at different temperatures, which may cause thermoelectric voltages of 0.1  $\mu$ V/°C or higher, depending on the materials used.

#### 7.3.1 Operating Characteristics

The OPAx187 device is specified for operation from 4.5 V to 36 V ( $\pm 2.25$  V to  $\pm 18$  V). Many specifications apply from  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics* section.

#### 7.3.2 Phase-Reversal Protection

The OPAx187 device has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in non-inverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The OPAx187 input prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. Figure 37 shows this performance.



Figure 37. No Phase Reversal

#### 7.3.3 Input Bias Current Clock Feedthrough

Zero-drift amplifiers, such as the OPAx187, use switching on their inputs to correct for the intrinsic offset and drift of the amplifier. Charge injection from the integrated switches on the inputs can introduce very short transients in the input bias current of the amplifier. The extremely short duration of these pulses prevents them from being amplified, however they may be coupled to the output of the amplifier through the feedback network. The most effective method to prevent transients in the input bias current from producing additional noise at the amplifier output is to use a low-pass filter such as an RC network.

### 7.3.4 Internal Offset Correction

The OPAx187 op amp uses an auto-calibration technique with a time-continuous 125-kHz op amp in the signal path. This amplifier is zero-corrected every 22  $\mu$ s using a proprietary technique. Upon power-up, the amplifier requires approximately 100  $\mu$ s to achieve the specified V<sub>OS</sub> accuracy. This design has no aliasing or flicker noise.

Copyright © 2016–2017, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

#### Feature Description (continued)

#### 7.3.5 EMI Rejection

The OPAx187 device uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI interference from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx187 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure 38 shows the results of this testing on the OPAx187. Table 2 lists the EMIRR IN+ values for the OPAx187 at particular frequencies commonly encountered in real-world applications. Applications listed in Table 2 may be centered on or operated near the particular frequency shown. Detailed information can also be found in *EMI Rejection Ratio of Operational Amplifiers*, available for download from www.ti.com.



Figure 38. EMIRR Testing

| FREQUENCY | APPLICATION/ALLOCATION                                                                                                                                                                          | EMIRR IN+ |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                                        | 81.8 dB   |
| 900 MHz   | Global system for mobile communications (GSM) applications, radio<br>communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF<br>applications                                 | 102.7 dB  |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                                 | 115.4 dB  |
| 2.4 GHz   | $802.11b,802.11g,802.11n,Bluetooth^{\textcircled{s}},mobile$ personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 150.7 dB  |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                                     | 142.0 dB  |
| 5 GHz     | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                               | 173.8 dB  |

#### 7.3.6 Capacitive Load and Stability

The device dynamic characteristics are optimized for a range of common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the amplifier phase margin and can lead to gain peaking or oscillations. As a result, larger capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example,  $R_{OUT}$  equal to 50  $\Omega$ ) in series with the output. Figure 39 illustrates small-signal overshoot versus capacitive load for several values of  $R_{OUT}$ . Also, for details of analysis techniques and application circuits, refer to *Feedback Plots Define Op Amp AC Performance*, available for download from www.ti.com.



G = 1,  $R_L = 10 \text{ k}\Omega$ , 10-mV Output Step



Figure 39. Small-Signal Overshoot Versus Capacitive Load

#### 7.3.7 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. See Figure 40 for an illustration of the ESD circuits contained in the OPAx187 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, highcurrent pulse while discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more amplifier device pins, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPAx187 but below the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit (as shown in Figure 40), the ESD protection components are intended to remain inactive and do not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device.

Figure 40 shows a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage (+V<sub>S</sub>) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the current, one of the upper input steering diodes conducts and directs current to +V<sub>S</sub>. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Copyright © 2016–2017, Texas Instruments Incorporated

NSTRUMENTS

FXAS

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  or  $-V_S$  are at 0 V. Again, this question depends on the supply characteristic while at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source via the current-steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is any uncertainty about the ability of the supply to absorb this current, external TVS (Transient Voltage Suppressor) diodes may be added to the supply pins, as shown in Figure 40. The TVS voltage must be selected such that the diode does not turn on during normal operation. However, the TVS voltage should be low enough so that the TVS diode conducts if the supply pin begins to rise above the safe operating supply voltage level.



NOTE 1:  $V_{IN} = +V_S + 500 \text{ mV}.$ 

NOTE 2: TVS:  $+V_{S(max)} > V_{TVSBR (min)} > +V_{S}$ .

NOTE 3: Suggested value is approximately 1 k $\Omega$ .

### Figure 40. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application

The OPAx187 input terminals are protected from excessive differential voltage with back-to-back diodes, as shown in Figure 40. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward-bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPAx187. Figure 40 shows an example configuration that implements a current-limiting feedback resistor.

### 7.4 Device Functional Modes

The OPAx187 has a single functional mode and is operational when the power-supply voltage is greater than 4.5 V ( $\pm$ 2.25 V). The maximum power supply voltage for the OPAx187 is 36 V ( $\pm$ 18 V).



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPAx187 operational amplifier combines precision offset and drift with excellent overall performance, making it ideal for many precision applications. The precision offset drift of only 0.005  $\mu$ V/°C provides stability over the entire temperature range. In addition, the device pairs excellent CMRR, PSRR, and A<sub>OL</sub> dc performance with outstanding low-noise operation. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1- $\mu$ F capacitors are adequate.

The following application examples highlight only a few of the circuits where the OPAx187 can be used.

### 8.2 **Typical Applications**

#### 8.2.1 High-Side Voltage-to-Current (V-I) Converter

The circuit shown in Figure 41 is a high-side voltage-to-current (V-I) converter. The converter translates an input voltage of 0 V to 2 V into an output current of 0 mA to 100 mA. Figure 42 shows the measured transfer function for this circuit. The low offset voltage and offset drift of the OPA2187 facilitate excellent dc accuracy for the circuit.



Figure 41. High-Side Voltage-to-Current (V-I) Converter

TEXAS INSTRUMENTS

www.ti.com

### **Typical Applications (continued)**

### 8.2.1.1 Design Requirements

The design requirements are:

- Supply voltage: 5 V DC
- Input: 0 V to 2 V DC
- Output: 0 mA to 100 mA DC

#### 8.2.1.2 Detailed Design Procedure

The V-I transfer function of the circuit is based on the relationship between the input voltage,  $V_{IN}$ , and the three current sensing resistors,  $R_{S1}$ ,  $R_{S2}$ , and  $R_{S3}$ . The relationship between  $V_{IN}$  and  $R_{S1}$  determines the current that flows through the first stage of the design. The current gain from the first stage to the second stage is based on the relationship between  $R_{S2}$  and  $R_{S3}$ .

This application benefits from an operational amplifier with low offset voltage, low temperature drift, and rail-torail output. The OPAx187 CMOS operational amplifier is a high-precision, ultra-low offset, ultra-low drift amplifier, optimized for wide-voltage, single-supply operation, with an output swing to within 5 mV of the positive rail. The OPAx187 family uses chopping techniques to provide low initial offset voltage and near-zero drift over time and temperature. Low offset voltage and low drift reduce the offset error in the system, making this device appropriate for precise dc control. The rail-to-rail output stage of the OPAx187 makes sure that the output swing of the operational amplifier is able to fully control the gate of the MOSFET devices within the supply rails.

A detailed error analysis, design procedure, and additional measured results are given in reference design TIPD102, a step-by-step process to design a *High-Side Voltage-to-Current (V-I) Converter*.



### 8.2.1.3 Application Curve

Figure 42 shows the measured transfer function for the high-side voltage-to-current converter shown in Figure 41.



#### Figure 42. Measured Transfer Function for High-Side V-I Converter



#### 8.2.2 Discrete INA + Attenuation for ADC With 3.3-V Supply

#### NOTE

The TINA-TI files shown in the following sections require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

Figure 43 shows an example of how the OPAx187 is used as a high-voltage, high-impedance front-end for a precision, discreet instrumentation amplifier with attenuation. The INA159 provides the attenuation that allows this circuit to easily interface with 3.3-V or 5-V analog-to-digital converters (ADCs). Click the following link download the TINA-TI file: Discrete INA.



(1)  $V_{OUT} = V_{DIFF} \times (41 / 5) + (Ref 1) / 2.$ 



#### 8.2.3 Bridge Amplifier

Figure 44 shows the basic configuration for a bridge amplifier. Click the following link to download the TINA-TI file: Bridge Amplifier Circuit.



Copyright © 2016, Texas Instruments Incorporated

Figure 44. Bridge Amplifier

### OPA187, OPA2187, OPA4187

SBOS807A - DECEMBER 2016 - REVISED JULY 2017



www.ti.com

#### 8.2.4 Low-Side Current Monitor

Figure 45 shows the OPAx187 configured in a low-side current-sensing application. The load current ( $I_{LOAD}$ ) creates a voltage drop across the shunt resistor ( $R_{SHUNT}$ ). This voltage is amplified by the OPAx187, with a gain of 201. The load current is set from 0 A to 500 mA, which corresponds to an output voltage range from 0 V to 10 V. The output range can be adjusted by changing the shunt resistor or gain of the configuration. Click the following link to download the TINA-TI file: Current-Sensing Circuit.



Figure 45. Low-Side Current Monitor

#### 8.2.5 Programmable Power Supply

Figure 46 shows the OPAx187 configured as a precision programmable power supply using the 16-bit, voltage output DAC8581 and the OPA548 high-current amplifier. This application amplifies the digital-to-analog converter (DAC) voltage by a value of five, and handles a large variety of capacitive and current loads. The OPAx187 in the front-end provides precision and low drift across a wide range of inputs and conditions. Click the following link to download the TINA-TI file: Programmable Power-Supply Circuit.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 46. Programmable Power Supply



#### 8.2.6 RTD Amplifier With Linearization

See Analog Linearization Of Resistance Temperature Detectors, for an in-depth analysis of Figure 47. Click the following link to download the TINA-TI file: RTD Amplifier With Linearization.



(1)  $R_5$  provides positive-varying excitation to linearize output.

#### Figure 47. RTD Amplifier With Linearization

#### 9 **Power Supply Recommendations**

The OPAx187 is specified for operation from 4.5 V to 36 V ( $\pm 2.25$  V to  $\pm 18$  V); many specifications apply from  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 40 V can permanently damage the device (see the *Absolute Maximum Ratings*).

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout* section.

### 10 Layout

### 10.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Low-ESR, 0.1-µF ceramic bypass capacitors must be connected between each supply pin and ground; place the capacitors as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.
- To reduce parasitic coupling, run the input traces as far away from the supply lines as possible.
- A ground plane helps distribute heat and reduces EMI noise pickup.
- Place the external components as close to the device as possible. This configuration prevents parasitic errors (such as the Seebeck effect) from occurring.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

### 10.2 Layout Example



(Schematic Representation)



Figure 48. Layout Example



### **11** Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 TINA-TI<sup>™</sup> (Free Software Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI<sup>™</sup> is a free, fully-functional version of the TINA software, preloaded with a library of macro models, in addition to a range of both passive and active models. TINA-TI provides all the conventional DC, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that lets users format results various ways. Virtual instruments offer users the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 11.1.1.2 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts which offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/.

#### 11.1.1.3 WEBENCH<sup>®</sup> Filter Designer

WEBENCH<sup>®</sup> Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets users create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH Design Center, WEBENCH<sup>®</sup> Filter Designer lets users design, optimize, and simulate complete multistage active filter solutions within minutes.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation, see the following:

- Operational Amplifier Gain Stability, Part 3: AC Gain-Error Analysis
- Operational Amplifier Gain Stability, Part 2: DC Gain-Error Analysis
- Using Infinite-Gain, MFB Filter Topology In Fully Differential Active Filters
- Op Amp Performance Analysis
- Single-Supply Operation of Operational Amplifiers
- Tuning in Amplifiers
- Shelf-Life Evaluation of Lead-Free Component Finishes

#### 11.3 Related Links

Table 3 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE AND BUY | TECHNICAL<br>DOCUMENTS | TOOLS AND<br>SOFTWARE | SUPPORT AND<br>COMMUNITY |  |
|---------|----------------|----------------|------------------------|-----------------------|--------------------------|--|
| OPA187  | Click here     | Click here     | Click here             | Click here            | Click here               |  |
| OPA2187 | Click here     | Click here     | Click here             | Click here            | Click here               |  |
| OPA4187 | Click here     | Click here     | Click here             | Click here            | Click here               |  |

#### Table 3. Related Links

### 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on the *Alert me* button to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document

### **11.5 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.6 Trademarks

TINA-TI, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

Bluetooth is a registered trademark of Bluetooth SIG, Inc.

DesignSoft, TINA are trademarks of DesignSoft, Inc.

All other trademarks are the property of their respective owners.

#### **11.7 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.8 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Aug-2017

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| OPA2187ID        | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | OP2187                  | Samples |
| OPA2187IDGKR     | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 16TV                    | Samples |
| OPA2187IDGKT     | ACTIVE        | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | 16TV                    | Samples |
| OPA2187IDR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | OP2187                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Aug-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION



\*All dimensions are nominal



### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2187IDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2187IDGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2187IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2187IDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2187IDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2187IDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated