

# SN74HCS03 Quadruple 2-Input NAND Gates with Open-Drain Outputs and Schmitt-**Trigger Inputs**

#### 1 Features

- Wide operating voltage range: 2 V to 6 V
- Schmitt-trigger inputs allow for slow or noisy input signals
- Low power consumption
  - Typical I<sub>CC</sub> of 100 nA
  - Typical input leakage current of ±100 nA
- ±7.8-mA output drive at 5 V
- Extended ambient temperature range: -40°C to +125°C, TA

# 2 Applications

- Combine power good signals
- Combine enable signals

## 3 Description

This device contains four independent 2-input NAND gates with open-drain outputs and Schmitt-trigger inputs. Each gate performs the Boolean function Y = A ● B in positive logic.

#### Device Information (1)

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)   |
|--------------|------------|-------------------|
| SN74HCS03DR  | SOIC (14)  | 8.70 mm × 3.90 mm |
| SN74HCS03PWR | TSSOP (14) | 5.00 mm × 4.40 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Benefits of Schmitt-Trigger Inputs** 



## **Table of Contents**

| 1 Features                           | 8.3 Feature Description              | 8  |
|--------------------------------------|--------------------------------------|----|
| 2 Applications                       |                                      |    |
| 3 Description                        |                                      | 10 |
| 4 Revision History                   |                                      |    |
| 5 Pin Configuration and Functions    |                                      |    |
| Pin Functions                        | 10 Power Supply Recommendations      | 12 |
| 6 Specifications                     | 11 Layout                            | 12 |
| 6.1 Absolute Maximum Ratings         | 11.1 Layout Guidelines               | 12 |
| 6.2 ESD Ratings                      | 11.2 Layout Example                  | 12 |
| 6.3 Recommended Operating Conditions | 12 Device and Documentation Support  | 13 |
| 6.4 Thermal Information              |                                      | 13 |
| 6.5 Electrical Characteristics       |                                      | 13 |
| 6.6 Switching Characteristics        |                                      |    |
| 6.7 Operating Characteristics        | 12.4 Trademarks                      | 13 |
| 6.8 Typical Characteristics          | 12.5 Electrostatic Discharge Caution | 13 |
| 7 Parameter Measurement Information  | 7 12.6 Glossary                      | 13 |
| 8 Detailed Description               |                                      | 13 |
| 8.2 Functional Block Diagram         |                                      |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C  | hanges from June 10, 2020 to October 22, 2020 (from Revision * (June 2020) to Revision A      |      |
|----|-----------------------------------------------------------------------------------------------|------|
| (C | October 2020))                                                                                | Page |
| •  | Updated the numbering format for tables, figures and cross-references throughout the document | 1    |
| •  | Improved clarity of functionality for the device                                              | 8    |



# **5 Pin Configuration and Functions**



Figure 5-1. D or PW Package 14-Pin SOIC or TSSOP Top View

## **Pin Functions**

|                 | PIN |              | PIN I/O             |  | DESCRIPTION |
|-----------------|-----|--------------|---------------------|--|-------------|
| NAME            | NO. | <b>-</b> 1/O | DESCRIPTION         |  |             |
| 1A              | 1   | Input        | Channel 1, Input A  |  |             |
| 1B              | 2   | Input        | Channel 1, Input B  |  |             |
| 1Y              | 3   | Output       | Channel 1, Output Y |  |             |
| 2A              | 4   | Input        | Channel 2, Input A  |  |             |
| 2B              | 5   | Input        | Channel 2, Input B  |  |             |
| 2Y              | 6   | Output       | Channel 2, Output Y |  |             |
| GND             | 7   | _            | Ground              |  |             |
| 3Y              | 8   | Output       | Channel 3, Output Y |  |             |
| 3A              | 9   | Input        | Channel 3, Input A  |  |             |
| 3B              | 10  | Input        | Channel 3, Input B  |  |             |
| 4Y              | 11  | Output       | Channel 4, Output Y |  |             |
| 4A              | 12  | Input        | Channel 4, Input A  |  |             |
| 4B              | 13  | Input        | Channel 4, Input B  |  |             |
| V <sub>CC</sub> | 14  | _            | Positive Supply     |  |             |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                                         | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                                         | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| I <sub>O</sub>   | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub>                   |      | ±35 | mA   |
| I <sub>CC</sub>  | Continuous current through V <sub>CC</sub> or GND | Continuous current through V <sub>CC</sub> or GND       |      | ±70 | mA   |
| $T_{J}$          | Junction temperature <sup>(3)</sup>               |                                                         |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                         | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|       |                                            |                                                                       |                                                                                | VALUE | UNIT |
|-------|--------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V     | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±4000                                                                          | V     |      |
| v (ES |                                            | Liectiostatic discriarge                                              | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                     | MIN | NOM | MAX             | UNIT |
|-----------------|---------------------|-----|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage      | 2   | 5   | 6               | V    |
| VI              | Input voltage       | 0   |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage      | 0   |     | V <sub>CC</sub> | V    |
| T <sub>A</sub>  | Ambient temperature | -55 |     | 125             | °C   |

## **6.4 Thermal Information**

|                       |                                              | SN74F      |          |      |
|-----------------------|----------------------------------------------|------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | D (SOIC) | UNIT |
|                       |                                              | 14 PINS    | 14 PINS  |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 151.7      | 133.6    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 79.4       | 89       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 94.7       | 89.5     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 25.2       | 45.5     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 94.1       | 89.1     | °C/W |

Product Folder Links: SN74HCS03

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> Guaranteed by design.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

| THERMAL METRIC(1)     |                                              | SN74H      |          |      |
|-----------------------|----------------------------------------------|------------|----------|------|
|                       |                                              | PW (TSSOP) | D (SOIC) | UNIT |
|                       |                                              | 14 PINS    | 14 PINS  |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over operating free-air temperature range; typical values measured at  $T_A = 25$ °C (unless otherwise noted).

|                 | PARAMETER                                                      | TEST CO                        | ONDITIONS                | V <sub>cc</sub> | MIN | TYP   | MAX   | UNIT |
|-----------------|----------------------------------------------------------------|--------------------------------|--------------------------|-----------------|-----|-------|-------|------|
|                 |                                                                |                                |                          | 2 V             | 0.7 |       | 1.5   |      |
| $V_{T+}$        | Positive switching threshold                                   |                                |                          | 4.5 V           | 1.7 |       | 3.15  | V    |
|                 |                                                                |                                |                          | 6 V             | 2.1 |       | 4.2   |      |
|                 |                                                                |                                |                          | 2 V             | 0.3 |       | 1.0   |      |
| $V_{T-}$        | Negative switching threshold                                   |                                |                          | 4.5 V           | 0.9 |       | 2.2   | V    |
|                 |                                                                |                                |                          | 6 V             | 1.2 |       | 3.0   |      |
|                 |                                                                |                                |                          | 2 V             | 0.2 |       | 1.0   |      |
| $\Delta V_T$    | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) <sup>(1)</sup> |                                |                          | 4.5 V           | 0.4 |       | 1.4   | V    |
|                 |                                                                |                                |                          | 6 V             | 0.6 |       | 1.6   |      |
|                 |                                                                |                                | I <sub>OL</sub> = 20 μA  | 2 V to 6 V      |     | 0.002 | 0.1   |      |
| $V_{OL}$        | Low-level output voltage                                       | $V_I = V_{IH}$ or $V_{IL}$     | I <sub>OL</sub> = 6 mA   | 4.5 V           |     | 0.18  | 0.30  | V    |
|                 |                                                                |                                | I <sub>OL</sub> = 7.8 mA | 6 V             |     | 0.22  | 0.33  |      |
| I <sub>I</sub>  | Input leakage current                                          | $V_I = V_{CC}$ or 0            |                          | 6 V             |     | ±100  | ±1000 | nA   |
| I <sub>CC</sub> | Supply current                                                 | $V_I = V_{CC}$ or 0, $I_O = 0$ |                          | 6 V             |     | 0.1   | 2     | μΑ   |
| Ci              | Input capacitance                                              |                                |                          | 2 V to 6 V      |     |       | 5     | pF   |

<sup>(1)</sup> Guaranteed by design.

## **6.6 Switching Characteristics**

C<sub>L</sub> = 50 pF; over operating free-air temperature range (unless otherwise noted). See Parameter Measurement Information.

|                 | PARAMETER                      | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN    | TYP <sup>(1)</sup> | MAX   | UNIT |   |    |    |
|-----------------|--------------------------------|--------------|-------------|-----------------|--------|--------------------|-------|------|---|----|----|
|                 |                                |              |             | 2 V             |        | 15                 | 25    |      |   |    |    |
| t <sub>pd</sub> | Propagation delay              | A or B       | A or B      | A or B          | A or B | Y                  | 4.5 V |      | 9 | 13 | ns |
|                 |                                |              |             | 6 V             |        | 9                  | 12    |      |   |    |    |
|                 | t <sub>t</sub> Transition-time |              | 2 V         |                 | 9      | 16                 |       |      |   |    |    |
| t <sub>t</sub>  |                                |              | Y           | 4.5 V           |        | 5                  | 9     | ns   |   |    |    |
|                 |                                |              |             | 6 V             |        | 4                  | 8     |      |   |    |    |

<sup>(1)</sup>  $T_A = 25^{\circ}C$ 

## **6.7 Operating Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------|-----|-----|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per gate | No load         |     | 10  |     | pF   |

Copyright © 2020 Texas Instruments Incorporated



## **6.8 Typical Characteristics**

 $T_A = 25^{\circ}C$ 



Figure 6-1. Output driver resistance in Low state



Figure 6-2. Typical supply current versus input voltage across common supply values (2 V to 3.3 V)



Figure 6-3. Typical supply current versus input voltage across common supply values (4.5 V to 6 V)

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated



## 7 Parameter Measurement Information

- Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub> < 2.5 ns.</li>
- The outputs are measured one at a time, with one input transition per measurement.





## 8 Detailed Description

#### 8.1 Overview

This device contains four independent 2-input NAND gates with open-drain outputs and Schmitt-trigger inputs. Each gate performs the Boolean function  $Y = \overline{A} \bullet \overline{B}$  in positive logic.

## 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Open-Drain CMOS Outputs

This device includes open-drain CMOS outputs. Open-drain outputs can only drive the output low. When in the high logical state, open-drain outputs will be in a high-impedance state. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance state, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10 k $\Omega$  resistor can be used to meet these requirements.

Unused open-drain CMOS outputs should be left disconnected.

## 8.3.2 CMOS Schmitt-Trigger Inputs

Submit Document Feedback

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law  $(R = V \div I)$ .

The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers.

Product Folder Links: SN74HCS03

## 8.3.3 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Figure 8-1.

### **CAUTION**

Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output

### 8.4 Device Functional Modes

**Table 8-1. Function Table** 

| INP | UTS | OUTPUT<br>Y |  |  |  |  |
|-----|-----|-------------|--|--|--|--|
| Α   | В   |             |  |  |  |  |
| Н   | Н   | L           |  |  |  |  |
| L   | X   | Z           |  |  |  |  |
| X   | L   | Z           |  |  |  |  |

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

In this application, a two-input NAND gate with open-drain outputs is used to drive an LED. The remaining gates can be used for other applications in the system, or the inputs can be grounded and the channels left unused.

The SN74HCS03-Q1 is used to turn on an indicator LED. The LED will light up when the power good signals are High, indicating that the power supplies have reached the desired voltage.

## 9.2 Typical Application



Figure 9-1. Typical application block diagram

### 9.2.1 Design Requirements

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCS03 plus the maximum supply current, I<sub>CC</sub>, listed in *Electrical Characteristics*. The logic device can only sink as much current as is provided by the external pull-up resistor or other supply source. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74HCS03 can drive a load with a total capacitance less than or equal to 50 pF connected to a high-impedance CMOS input while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 70 pF.

Total power consumption can be calculated using the information provided in CMOS Power Consumption and C pd Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

### **CAUTION**

The maximum junction temperature,  $T_J(max)$  listed in the *Absolute Maximum Ratings*, is an *additional limitation* to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

### 9.2.1.2 Input Considerations

Input signals must cross  $V_{t-}(min)$  to be considered a logic LOW, and  $V_{t+}(max)$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS03, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$  resistor value is often used due to these factors.

The SN74HCS03 has no input signal transition rate requirements because it has Schmitt-trigger inputs.

Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_T$ (min) in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than V<sub>CC</sub> or ground is plotted in the *Typical Characteristics*.

Refer to the *Feature Description* for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OL</sub> specification in the Electrical Characteristics. The plot in the *Typical Characteristics* provides a typical relationship between output voltage and current for this device.

Open-drain outputs can be directly connected together to produce a wired-AND. This is possible because the outputs cannot source current, and thus can never be in bus-contention.

Unused outputs can be left floating.

Refer to Feature Description for additional information regarding the outputs for this device.

#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout*.
- 2. Ensure the capacitive load at the output is ≤ 70 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS03 to the receiving device.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / 25 \text{ mA}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation

#### 9.2.3 Application Curves



Figure 9-2. Application timing diagram

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in *Figure 11-1*.

### 11 Layout

#### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense for the logic function or is more convenient.

#### 11.2 Layout Example



Figure 11-1. Example layout for the SN74HCS03

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated



# 12 Device and Documentation Support

## **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- Reduce Noise and Save Power with the New HCS Logic Family
- CMOS Power Consumption and CPD Calculation
- · Designing with Logic

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74HCS03DR      | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | HCS03                   | Samples |
| SN74HCS03PWR     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | HCS03                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN74HCS03:

Automotive: SN74HCS03-Q1

www.ti.com

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HCS03DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.6        | 9.3        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HCS03DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HCS03PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HCS03PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.85       | 5.45       | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| <br>iii aiiiiiaiiai |                     |    |      |      |             |            |             |
|---------------------|---------------------|----|------|------|-------------|------------|-------------|
| Device              | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HCS03DR         | SOIC                | D  | 14   | 2500 | 366.0       | 364.0      | 50.0        |
| SN74HCS03DR         | SOIC                | D  | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74HCS03PWR        | TSSOP               | PW | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCS03PWR        | TSSOP               | PW | 14   | 2000 | 366.0       | 364.0      | 50.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated