## **MPS Confidential - For ICKey Use Only**



### DESCRIPTION

The MPM3833C is a step-down module converter with built-in power MOSFETs and inductor. The MPM3833C achieves 3A of continuous output current from a 2.75V to 6V input voltage with excellent load and line regulation. The MPM3833C works in forced continuous conduction mode (CCM) and has a voltage ripple under 10mV with one output capacitor, making it suitable for optical modules, FGPA, ASIC, and other applications requiring low ripple noise. The output voltage can be regulated as low as 0.6V. Only FB resistors, input capacitors, and output capacitors are needed to complete the design.

The constant-on-time control (COT) scheme provides fast transient response, high efficiency, and easy loop stabilization.

Full protection features include cycle-by-cycle current limiting and thermal shutdown.

The MPM3833C requires a minimal number of readily available, standard, external components and is available in an ultra-small QFN-18 (2.5mmx3.5mmx1.6mm) package.

## **MPM3833C** 2.75 - 6V, 3A, Ultra-Small and Ultra-Low Noise Power Module

### FEATURES

- Wide 2.75V to 6V Operating Input Range
- Adjustable Output from 0.6V
- Low Radiated Emissions (EMI) Complies with EN55022 Class B Standard
- Up to 3A Continuous Output Current
- 100% Duty Cycle in Dropout
- Forced Continuous Conduction Mode (CCM)
- Enable (EN) and Power Good (PG) for Power Sequencing
- Cycle-by-Cycle Over-Current Protection (OCP)
- Short-Circuit Protection (SCP) with Hiccup Mode
- Only Four External Components Needed
- Available in a QFN-18 (2.5mmx3.5mmx 1.6mm) Package

## **APPLICATIONS**

- FPGA, ASIC, DSP Power
- Optical Modules
- LDO Replacement
- Power for Portable Products
- Storage (SSD/HDD)
- Space-Limited Applications

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## TYPICAL APPLICATION

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2018 MPS. All Rights Reserved.



### **ORDERING INFORMATION**

| Part Number* | Package                    | Top Marking |
|--------------|----------------------------|-------------|
| MPM3833CGRH  | QFN-18 (2.5mmx3.5mmx1.6mm) | See Below   |

\* For Tape & Reel, add suffix –Z (e.g. MPM3833CGRH–Z).

## TOP MARKING

| BFX |
|-----|
| YWW |
| LLL |

BFX: Product code of MPM3833CGRH Y: Year code WW: Week code LLL: Lot number



### **PACKAGE REFERENCE**



### **PIN FUNCTIONS**

| Pin #     | Name  | Description                                                                                                                                                                                                    |  |  |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1         | AGND  | Analog ground for the internal control circuit.                                                                                                                                                                |  |  |
| 2         | FB    | <b>Feedback.</b> An external resistor divider from the output to GND tapped to FB sets the output voltage.                                                                                                     |  |  |
| 3         | OUT_S | Output voltage sense.                                                                                                                                                                                          |  |  |
| 4         | EN    | On/off control.                                                                                                                                                                                                |  |  |
| 5 - 7, 15 | SW    | Switch output.                                                                                                                                                                                                 |  |  |
| 8 - 10    | OUT   | ower output.                                                                                                                                                                                                   |  |  |
| 11        | NC    | No connection. Float or connect NC to GND.                                                                                                                                                                     |  |  |
| 12        | PG    | <b>Power good indicator.</b> The output of PG is an open drain with an internal pull-up resistor to IN. PG is pulled up to IN when the FB voltage is within 10% of the regulation level; otherwise, PG is low. |  |  |
| 13, 14    | IN    | Supply voltage to internal control circuitry.                                                                                                                                                                  |  |  |
| 16        | PGND  | Power ground.                                                                                                                                                                                                  |  |  |
| 17, 18    | DNC   | Do not connect. Leave DNC floating.                                                                                                                                                                            |  |  |

## ABSOLUTE MAXIMUM RATINGS (1)

 $V_{SW}$  -0.3V (-5V for <10ns) to 6.5V (10V for <10ns)</td>

 All other pins
 -0.3V to +6.5 V

 Junction temperature
 150°C

 Lead temperature
 260°C

 Continuous power dissipation (T<sub>A</sub> = +25°C) (2)(4) QFN-18
 3W

Storage temperature ...... -65°C to +150°C

#### Recommended Operating Conditions <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> )            | 2.75V to 6V     |
|----------------------------------------------|-----------------|
| Operating junction temp. (T <sub>J</sub> ) · | -40°C to +150°C |

| Thermal Resistance      | θЈА | <b>θ</b> јс |      |
|-------------------------|-----|-------------|------|
| EVM3833C-RH-00A (4)     | 42  | 13          | °C/W |
| JESD51-7 <sup>(5)</sup> | 50  | 12          | °C/W |

#### NOTES:

- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on EVM3833C-RH-00A, 2-layer PCB.
- 5) The value of  $\theta_{JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.

<sup>1)</sup> Exceeding these ratings may damage the device.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 3.6V$ ,  $T_J = -40^{\circ}C$  to +125°C, typical value is tested at  $T_J = +25^{\circ}C$ . The limit over temperature is guaranteed by characterization, unless otherwise noted.

| Parameter                                  | Symbol                     | Condition                                                                                              | Min | Тур        | Max  | Units |
|--------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------|-----|------------|------|-------|
| Feedback voltage                           | VFB                        | $2.75V \le V_{IN} \le 6V$                                                                              | 591 | 600        | 609  | mV    |
| Feedback current                           | I <sub>FB</sub>            | V <sub>FB</sub> = 0.6V                                                                                 |     | 10         |      | nA    |
| Inductor L value                           | L                          | Inductance value at 1MHz                                                                               |     | 1          |      | μH    |
| Dropout resistance                         | R <sub>DR</sub>            | 100% on duty                                                                                           |     | 130        |      | mΩ    |
| Switch leakage                             |                            | $\label{eq:Venergy} \begin{array}{l} V_{EN}=0V,V_{IN}=6V,V_{SW}=0V\\ and6V,T_J=25^\circ C \end{array}$ |     | 0          | 2    | μA    |
| P-FET peak current limit                   |                            |                                                                                                        | 3.6 | 6          |      | Α     |
| N-FET valley current limit <sup>(6)</sup>  |                            |                                                                                                        |     | 1.5        |      | Α     |
| On time                                    | T <sub>ON</sub>            | $\frac{V_{IN} = 5V, V_{OUT} = 1.2V}{V_{IN} = 3.6V, V_{OUT} = 1.2V}$                                    |     | 185<br>250 |      | ns    |
| Switching frequency                        | Fs                         | $V_{OUT} = 1.2V, I_{LOAD} = 1A$                                                                        |     | 1150       |      | kHz   |
| Minimum off time                           | T <sub>MIN-OFF</sub>       |                                                                                                        |     | 230        |      | ns    |
| Minimum on time <sup>(6)</sup>             | T <sub>MIN-On</sub>        |                                                                                                        |     | 80         |      | ns    |
| Soft-start time (6)                        | T <sub>SS-ON</sub>         |                                                                                                        |     | 1.3        |      | ms    |
| Soft-stop time                             | Tss-off                    |                                                                                                        |     | 1.7        |      | ms    |
| Power good upper trip<br>threshold         |                            | FB voltage in respect to the regulation                                                                |     | +10        |      | %     |
| Power good lower trip<br>threshold         |                            |                                                                                                        |     | -10        |      | %     |
| Power good delay                           |                            |                                                                                                        |     | 100        |      | μs    |
| Power good sink current capability         | $V_{\text{PG}\_\text{LO}}$ | Sink 1mA                                                                                               |     |            | 0.4  | V     |
| Power good logic high voltage              | V <sub>PG_HI</sub>         | V <sub>IN</sub> = 5V, V <sub>FB</sub> = 0.6V                                                           | 4   |            |      | V     |
| Power good internal pull-up resistor       | R <sub>PG</sub>            |                                                                                                        |     | 440        |      | kΩ    |
| Under-voltage lockout threshold rising     |                            |                                                                                                        | 2.3 | 2.5        | 2.75 | V     |
| Under-voltage lockout threshold hysteresis |                            |                                                                                                        |     | 400        |      | mV    |
| EN input logic low voltage                 |                            |                                                                                                        |     |            | 0.3  | V     |
| EN input logic high voltage                |                            |                                                                                                        | 1.2 |            |      | V     |
|                                            |                            | $V_{EN} = 2V$                                                                                          |     | 2          |      | μA    |
| EN input current                           |                            | $V_{EN} = 0V$                                                                                          |     | 0          |      | μA    |
| Supply current (shutdown)                  |                            | $V_{EN} = 0V, T_J = 25^{\circ}C$                                                                       |     | 0          | 1    | μA    |
| Supply current (quiescent)                 |                            | $V_{EN} = 2V, V_{FB} = 0.63V, V_{IN} = 3.6V$                                                           |     | 500        |      | μA    |
| Thermal shutdown (7)                       |                            |                                                                                                        |     | 160        |      | °C    |
| Thermal hysteresis (7)                     |                            |                                                                                                        |     | 30         |      | °C    |



### ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 3.6V,  $T_J$  = -40°C to +125°C, typical value is tested at  $T_J$  = +25°C. The limit over temperature is guaranteed by characterization, unless otherwise noted.

| Parameter                           | Symbol            | Condition                                                                               | Min | Тур | Max | Units |
|-------------------------------------|-------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Converter System (6)                | •<br>•            |                                                                                         |     |     |     | •     |
| Output voltage range                |                   |                                                                                         | 0.6 |     | 6   | V     |
| Recommended input capacitance       | C <sub>IN1</sub>  | $V_{IN} = 3.6V, V_{OUT} = 1.2V, I_{OUT} = 2A$                                           | 4.7 | 22  |     | μF    |
| Output capacitance                  | Cout1             | $V_{IN} = 3.6V, V_{OUT} = 1.2V, I_{OUT} = 2A$                                           | 10  | 22  | 100 | μF    |
| Output ripple                       |                   | $V_{IN} = 3.6V, V_{OUT} = 1.2V, C_{OUT} = 22\mu F, I_{OUT} = 2A$                        |     | 5   |     | mV    |
| Efficiency                          |                   | $V_{IN} = 3.6V, V_{OUT} = 1.2V, I_{OUT} = 2A$                                           |     | 82  |     | %     |
| Load transient peak-to-peak voltage | V <sub>P2P1</sub> | $V_{IN} = 3.6V, V_{OUT} = 1.2V, C_{OUT} = 22\mu F, I_{OUT} = 0 \text{ to } 2A@1A/\mu s$ |     |     | 100 | mV    |

NOTES:

6) Guaranteed by engineering sample test, not tested in production.

7) Guaranteed by characterization test, not tested in production.

## **MPS Confidential - For ICKey Use Only**



## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



1.0 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2018 MPS. All Rights Reserved.



 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.



MPM3833C Rev. 1.0 12/2/2018 M

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2018 MPS. All Rights Reserved.



 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.

#### **Radiated Emission**

IOUT = 3A, tested on EVM3833C-RH-00A





1A/div.

### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.



2A/div.

40ms/div.

10ms/div.



 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



4ms/div.



 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.





 $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $Co = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.





## **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



## **OPERATION**

The MPM3833C comes in a small surfacemounted QFN-18 (2.5mmx3.5mmx1.6mm) package. The MPM3833C's integrated inductor simplifies the schematic and layout design. Only FB resistors, input capacitors, and output capacitors are needed to complete the design. The MPM3833C uses constant-on-time (COT) control with input voltage feed-forward to stabilize the switching frequency over the full input range.

### **Constant-On-Time Control (COT)**

Compared to fixed-frequency pulse-width modulation (PWM) control, COT control offers the advantage of a simpler control loop and faster transient response. By using input voltage feed-forward, the MPM3833C maintains a nearly constant switching frequency across the input and output voltage ranges. The on time of the switching pulse can be estimated with Equation (1):

$$T_{_{ON}} = \frac{V_{_{OUT}}}{V_{_{IN}}} \times 0.833 \mu s \tag{1}$$

To prevent inductor current runaway during the load transition, the MPM3833C fixes the minimum off time at 100ns. This minimum offtime limit does not affect operation during steady state.

#### Forced PWM Operation

The MPM3833C works in current continuous mode (CCM) to achieve a smaller  $V_{OUT}$  ripple, load regulation, and load transient in the full load range.

### Enable (EN)

If the input voltage is greater than the undervoltage lockout (UVLO) threshold (typically 2.5V), the MPM3833C can be enabled by pulling EN above 1.2V. Leave EN floating or pull EN down to ground to disable the MPM3833C. There is an internal  $1M\Omega$  resistor from EN to ground.

### Soft Start/Stop

The MPM3833C has a built-in soft start that ramps up the output voltage at a controlled slew rate to prevent overshoots during start-up. The soft-start time is about 1.3ms, typically.

When disabled, the MPM3833C ramps down the internal reference, so the load can discharge the output linearly. The soft-stop time is 1.7ms, typically.

### Power Good Indicator (PG)

The MPM3833C has an open drain with a 440k $\Omega$  pull-up resistor pin for power good indication (PG). When FB is within ±10% of the regulation voltage (0.6V), PG is pulled up to IN by the internal resistor. If the FB voltage is out of the ±10% window, PG is pulled down to ground by an internal MOSFET. The MOSFET has a maximum R<sub>DS(ON)</sub> of less than 100 $\Omega$ .

### **Current Limit**

The MPM3833C high-side switch has a typical 6A current limit, and the low-side switch has a 1.5A current limit. When the high-side switch reaches its current limit, the high side is turned off, and the low side is turned on. When the current drops to the valley current-limit threshold, the MPM3833C turns on the high side again. If the high side reaches the peak current limit and the low side reaches the valley current limit in every cycle for 100µs, the MPM3833C remains at the hiccup threshold until the current decreases. This prevents the inductor current from continuing to build and damaging components.

### Short Circuit and Recovery

If the output voltage is shorted to GND, the current limit is triggered. If the current limit is triggered in every cycle for 100µs, the MPM3833C enters hiccup mode and disables the output power stage. The MPM3833C discharges the soft-start capacitor, and then attempts to soft start again automatically. If the short-circuit condition still remains after the soft start ends, the MPM3833C repeats this operation cycle until the short circuit is removed and the output rises back to the regulation level.



## **APPLICATION INFORMATION**

### Setting the Output Voltage

The external resistor divider is used to set the output voltage. The feedback resistor (R1) cannot be too large or too small considering the trade-off for stability and dynamics. There is no strict requirement for the feedback resistor. R2 can be calculated with Equation (2):

$$R2 = \frac{R1}{\frac{V_{out}}{0.6} - 1}$$
 (2)

The feedback circuit is shown in Figure 2.



Figure 2: Feedback Network

Table 1 lists the recommended resistor values for common output voltages.

 Table 1: Resistor Values for Common Output

 Voltages

| <b>V</b> оит <b>(V)</b> | R1 (kΩ)  | R2 (kΩ)   |
|-------------------------|----------|-----------|
| 1.0                     | 200 (1%) | 300 (1%)  |
| 1.2                     | 200 (1%) | 200 (1%)  |
| 1.8                     | 200 (1%) | 100 (1%)  |
| 2.5                     | 200 (1%) | 63.2 (1%) |
| 3.3                     | 200 (1%) | 44.2 (1%) |

### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous therefore requires and а AC capacitor to supply current while maintaining the DC input voltage. For an optimal performance, use low ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 22µF capacitor is sufficient

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (3):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(3)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (4):

$$I_{C1} = \frac{I_{LOAD}}{2}$$
(4)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (i.e.  $0.1\mu$ F) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent an excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (5):

$$\Delta V_{\rm IN} = \frac{I_{\rm LOAD}}{f_{\rm S} \times C1} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right)$$
(5)

### Selecting the Output Capacitor

An output capacitor (C2) is required to maintain the DC output voltage.

Low ESR ceramic capacitors can be used to keep the output ripple low. Generally,  $22\mu$ F output ceramic capacitor is sufficient for most applications. In higher output voltage conditions, a  $47\mu$ F capacitor may be required for a stable system.

When using ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (6):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{S}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(6)



When using tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (7):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
(7)

Where L1 is a  $1\mu$ H integrated inductor.

The characteristics of the output capacitor affect the stability of the regulation system.

### **PCB Layout Guidelines**

Efficient layout of the switching power supplies is critical for stable operation, especially for the high switching converter. If the layout is not done carefully, the regulator could show poor line or load regulation or stability issues. For best results, refer to Figure 3 and follow the guidelines below.

- 1. Place a 0805 size ceramic input capacitor as close to the IC pins as possible.
- 2. Connect the two ends of the ceramic capacitor to IN and PGND directly.
- 3. Add coppers to SW for power dissipation.
- 4. Place the external feedback resistor next to FB.



**Top Layer** 



Bottom Layer Figure 3: Recommended Layout



## **TYPICAL APPLICATION CIRCUITS**



Figure 4: Typical Application Circuits for MPM3833C NOTE: VIN < 3.3V applications may require additional input capacitors.



Figure 6: EMI Test Circuits for MPM3833C



## **PACKAGE INFORMATION**

QFN-18 (2.5mmx3.5mmx1.6mm)



TOP VIEW





SIDE VIEW



### NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY. 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. 4) JEDEC REFERENCE IS MO-220.

5) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.